Please use this identifier to cite or link to this item:
https://ea.donntu.edu.ua/jspui/handle/123456789/28224
Title: | Reducing the number of PAL macrocells in Moore FSM |
Other Titles: | Зменшення кількості макроосередків PAL у схемі МПА Мура при реалізації на CPLD. |
Authors: | Titarenko, L. Kovalev, Sergii Tsololo, Sergii |
Keywords: | Moore FSM pseudoequivalent states SoC CPLD PAL macrocells |
Issue Date: | 2016 |
Publisher: | Покровськ: ДонНТУ |
Citation: | Titarenko, L. Reducing the number of PAL macrocells in Moore FSM / L. Titarenko, Sergii Kovalev, Sergii Tsololo // Наукові праці ДонНТУ : Всеукр. наук. зб. – Покровськ, 2016. - Серія: Обчислювальна техніка та автоматизація. - № 1(29). – С. 47-55. – Бібліогр.: 10 назв. – англ. |
Abstract: | A method of Moore’s circuit optimization is proposed. The method is based on the features of CPLD architecture and Moore’s FSM model. The example of the offered method is given. The carried out researches have shown that the method reduces hardware expenses up to 30%. The scien- tific novelty of the proposed method is reduced to usage of peculiarities of both the Moore FSM (the existence of pseudoequivalent states) and CPLD (the wide fan-in of PAL macrocells). These peculiarities are used for decreasing the number of PAL macrocells in the Moore FSM’s logic circuit. The practical meaning of the proposed method is determined by the diminishing the area of SoC occupied by the logic circuit of a control unit in comparison with known approaches. |
URI: | http://ea.donntu.edu.ua/jspui/handle/123456789/28224 |
Appears in Collections: | Наукові публікації кафедри комп'ютерної інженерії |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
16-titarenko-kovalev-tsololo-OTA.pdf | 1,7 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.